blob: d2a59f811df75094793000923365879ce9149342 [file] [log] [blame]
/* Copyright (c) 2018 - 2020, The Linux Foundation. All rights reserved.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 and
* only version 2 as published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*/
#include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/msm/msm-bus-ids.h>
#include <dt-bindings/clock/qcom,videocc-sm8150.h>
&soc {
msm_vidc: qcom,vidc@aa00000 {
compatible = "qcom,msm-vidc", "qcom,sdmshrike-vidc";
status = "ok";
reg = <0xaa00000 0x200000>;
interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
/* LLCC Info */
cache-slice-names = "vidsc0", "vidsc1";
cache-slices = <&llcc 2>, <&llcc 3>;
/* Supply */
iris-ctl-supply = <&mvsc_gdsc>;
vcodec-supply = <&mvs0_gdsc>;
cvp-supply = <&mvs1_gdsc>;
/* Clocks */
clock-names = "gcc_video_axic", "gcc_video_axi0",
"gcc_video_axi1", "core_clk", "vcodec_clk",
"cvp_clk";
clocks = <&clock_gcc GCC_VIDEO_AXIC_CLK>,
<&clock_gcc GCC_VIDEO_AXI0_CLK>,
<&clock_gcc GCC_VIDEO_AXI1_CLK>,
<&clock_videocc VIDEO_CC_MVSC_CORE_CLK>,
<&clock_videocc VIDEO_CC_MVS0_CORE_CLK>,
<&clock_videocc VIDEO_CC_MVS1_CORE_CLK>;
qcom,proxy-clock-names = "gcc_video_axic",
"gcc_video_axi0", "gcc_video_axi1",
"core_clk", "vcodec_clk", "cvp_clk";
resets = <&clock_gcc GCC_VIDEO_AXIC_CLK_BCR>,
<&clock_videocc VIDEO_CC_MVSC_CORE_CLK_BCR>,
<&clock_gcc GCC_VIDEO_AXI0_CLK_BCR>,
<&clock_gcc GCC_VIDEO_AXI1_CLK_BCR>;
reset-names = "video_axi_reset", "video_core_reset",
"video_axi0_reset", "video_axi1_reset";
qcom,clock-configs = <0x0 0x0 0x0 0x1 0x1 0x1>;
qcom,allowed-clock-rates = <225000000 300000000
365000000 432000000 480000000>;
/* Buses */
bus_cnoc {
compatible = "qcom,msm-vidc,bus";
label = "cnoc";
qcom,bus-master = <MSM_BUS_MASTER_AMPSS_M0>;
qcom,bus-slave = <MSM_BUS_SLAVE_VENUS_CFG>;
qcom,bus-governor = "performance";
qcom,bus-range-kbps = <1000 1000>;
};
venus_bus_ddr {
compatible = "qcom,msm-vidc,bus";
label = "venus-ddr";
qcom,bus-master = <MSM_BUS_MASTER_LLCC>;
qcom,bus-slave = <MSM_BUS_SLAVE_EBI_CH0>;
qcom,bus-governor = "msm-vidc-ddr";
qcom,bus-range-kbps = <1000 6533000>;
};
arm9_bus_ddr {
compatible = "qcom,msm-vidc,bus";
label = "venus-arm9-ddr";
qcom,bus-master = <MSM_BUS_MASTER_VIDEO_P0>;
qcom,bus-slave = <MSM_BUS_SLAVE_EBI_CH0>;
qcom,bus-governor = "performance";
qcom,bus-range-kbps = <1000 1000>;
};
venus_bus_llcc {
compatible = "qcom,msm-vidc,bus";
label = "venus-llcc";
qcom,bus-master = <MSM_BUS_MASTER_VIDEO_P0>;
qcom,bus-slave = <MSM_BUS_SLAVE_LLCC>;
qcom,bus-governor = "msm-vidc-llcc";
qcom,bus-range-kbps = <1000 6533000>;
};
/* MMUs */
non_secure_cb {
compatible = "qcom,msm-vidc,context-bank";
label = "venus_ns";
iommus =
<&apps_smmu 0x1300 0x60>;
buffer-types = <0xfff>;
virtual-addr-pool = <0x25800000 0xba800000>;
};
secure_non_pixel_cb {
compatible = "qcom,msm-vidc,context-bank";
label = "venus_sec_non_pixel";
iommus =
<&apps_smmu 0x1304 0x60>;
buffer-types = <0x480>;
virtual-addr-pool = <0x1000000 0x24800000>;
qcom,secure-context-bank;
};
secure_bitstream_cb {
compatible = "qcom,msm-vidc,context-bank";
label = "venus_sec_bitstream";
iommus =
<&apps_smmu 0x1301 0x4>;
buffer-types = <0x241>;
virtual-addr-pool = <0x500000 0xdfb00000>;
qcom,secure-context-bank;
};
secure_pixel_cb {
compatible = "qcom,msm-vidc,context-bank";
label = "venus_sec_pixel";
iommus =
<&apps_smmu 0x1303 0x20>;
buffer-types = <0x106>;
virtual-addr-pool = <0x500000 0xdfb00000>;
qcom,secure-context-bank;
};
/* Memory Heaps */
qcom,msm-vidc,mem_cdsp {
compatible = "qcom,msm-vidc,mem-cdsp";
memory-region = <&cdsp_mem>;
};
};
};