| /* |
| * Copyright (c) 2020 The Linux Foundation. All rights reserved. |
| * |
| * Permission to use, copy, modify, and/or distribute this software for |
| * any purpose with or without fee is hereby granted, provided that the |
| * above copyright notice and this permission notice appear in all |
| * copies. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL |
| * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED |
| * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE |
| * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL |
| * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR |
| * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER |
| * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR |
| * PERFORMANCE OF THIS SOFTWARE. |
| */ |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // |
| // wcss_seq_hwiobase.h : automatically generated by Autoseq 3.8 11/13/2019 |
| // User Name:sanjdas |
| // |
| // !! WARNING !! DO NOT MANUALLY EDIT THIS FILE. |
| // |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #ifndef __WCSS_SEQ_BASE_H__ |
| #define __WCSS_SEQ_BASE_H__ |
| |
| #ifdef SCALE_INCLUDES |
| #include "HALhwio.h" |
| #else |
| #include "msmhwio.h" |
| #endif |
| |
| #ifndef SOC_WCSS_BASE_ADDR |
| #if defined(WCSS_BASE) |
| #if ( WCSS_BASE != 0x0 ) |
| #error WCSS_BASE incorrectly redefined! |
| #endif |
| #endif |
| |
| #define SOC_WCSS_BASE_ADDR 0x0 |
| #else |
| #if ( SOC_WCSS_BASE_ADDR != 0x0 ) |
| #error SOC_WCSS_BASE_ADDR incorrectly redefined! |
| #endif |
| #endif |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block wcss |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_WCSS_UMAC_NOC_OFFSET 0x00140000 |
| #define SEQ_WCSS_PHYA_OFFSET 0x00300000 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_PDMEM_REG_MAP_OFFSET 0x00300000 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_REG_MAP_OFFSET 0x00380000 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC0_REG_MAP_OFFSET 0x00380400 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC1_REG_MAP_OFFSET 0x00380800 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC2_REG_MAP_OFFSET 0x00380c00 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC3_REG_MAP_OFFSET 0x00381000 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC4_REG_MAP_OFFSET 0x00381400 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_DUAL_TIMER_REG_MAP_OFFSET 0x00381800 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_WATCHDOG_REG_MAP_OFFSET 0x00381c00 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_XDMAC5_REG_MAP_OFFSET 0x00382c00 |
| #define SEQ_WCSS_PHYA_WFAX_PCSS_XDMAC6_REG_MAP_OFFSET 0x00383000 |
| #define SEQ_WCSS_PHYA_WFAX_NOC_REG_MAP_OFFSET 0x00388000 |
| #define SEQ_WCSS_PHYA_WFAX_TXFD_REG_MAP_OFFSET 0x00390000 |
| #define SEQ_WCSS_PHYA_WFAX_RXTD_REG_MAP_OFFSET 0x003a0000 |
| #define SEQ_WCSS_PHYA_WFAX_TXTD_REG_MAP_OFFSET 0x003b0000 |
| #define SEQ_WCSS_PHYA_WFAX_TXBF_REG_MAP_OFFSET 0x003c0000 |
| #define SEQ_WCSS_PHYA_WFAX_DEMFRONT_0_REG_MAP_OFFSET 0x00400000 |
| #define SEQ_WCSS_PHYA_WFAX_PHYRF_REG_MAP_OFFSET 0x00480000 |
| #define SEQ_WCSS_PHYA_WFAX_ROBE_REG_MAP_OFFSET 0x004b0000 |
| #define SEQ_WCSS_PHYA_WFAX_DEMFRONT_1_REG_MAP_OFFSET 0x00500000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_OFFSET 0x005c0000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_OFFSET 0x005c0000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_AO_SYSCTRL_OFFSET 0x005cf000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_AO_TLMM_OFFSET 0x005cf400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_AO_OVERRIDE_REG_OFFSET 0x005cf800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_AON_1P8_REG_OFFSET 0x005cfc00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_HZ_TLMM_OFFSET 0x005c0000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_HZ_TRC_OFFSET 0x005c0200 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_HZ_COEX_LTE_REG_OFFSET 0x005c5000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_PMU_OFFSET 0x005d1000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_OFFSET 0x005c7000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_BT_SECURITY_CONTROL_CORE_OFFSET 0x005c9b00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_RAW_FUSE_OFFSET 0x005c7000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_CORR_FUSE_OFFSET 0x005cb000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_OFFSET 0x005d4000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_OFFSET 0x005d4000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_XFEM_OFFSET 0x005d4240 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_COEX_OFFSET 0x005d42c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_RFFE_M_OFFSET 0x005d4300 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_SHD_OTP_OFFSET 0x005d4400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_OTP_OFFSET 0x005d4480 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_CLKGEN_OFFSET 0x005d4800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_BTFMPLL_OFFSET 0x005d4c00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_BBPLL_OFFSET 0x005d5000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_TOP_CLKGEN_OFFSET 0x005d5400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x005d6000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x005d6040 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x005d6100 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x005d6140 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x005d6180 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x005d61c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x005d6280 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_BS_OFFSET 0x005d6800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_CLBS_OFFSET 0x005d6840 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_BIST_OFFSET 0x005d6900 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_PC_OFFSET 0x005d6940 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_KVCO_OFFSET 0x005d6980 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_AC_OFFSET 0x005d69c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_LO_OFFSET 0x005d6a80 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_BS_OFFSET 0x005d7000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_CLBS_OFFSET 0x005d7040 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_BIST_OFFSET 0x005d7100 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_PC_OFFSET 0x005d7140 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_KVCO_OFFSET 0x005d7180 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_AC_OFFSET 0x005d71c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_LO_OFFSET 0x005d7280 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x005d7c00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_OFFSET 0x005dc000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_MTOP_OFFSET 0x005dc000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_TXBB_OFFSET 0x005dc800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_TXFE_CH0_OFFSET 0x005dcc00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_TXFE_CH1_OFFSET 0x005dd000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RBIST_TX_BAREBONE_OFFSET 0x005de800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_DAC_OFFSET 0x005de980 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_DAC_DIG_CORRECTION_OFFSET 0x005de9c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_DAC_MISC_OFFSET 0x005deac0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXBB_CH0_OFFSET 0x005dec00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXBB_CH1_OFFSET 0x005dee00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXFE_CH0_OFFSET 0x005df000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXFE_CH1_OFFSET 0x005df200 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_BS_OFFSET 0x005dfc00 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_BIST_OFFSET 0x005dfc40 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_PC_OFFSET 0x005dfc80 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_AC_OFFSET 0x005dfcc0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_OFFSET 0x005e0000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_2G_CH0_OFFSET 0x005e0000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_2G_CH0_OFFSET 0x005e1000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_2G_CH0_OFFSET 0x005e1300 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_2G_CH0_OFFSET 0x005e2000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_2G_CH0_OFFSET 0x005e4000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_5G_CH0_OFFSET 0x005e8000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH0_OFFSET 0x005e8400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH0_OFFSET 0x005e8800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_5G_CH0_OFFSET 0x005e9000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_5G_CH0_OFFSET 0x005e9300 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_5G_CH0_OFFSET 0x005ea000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_RBIST_TX_CH0_OFFSET 0x005ea400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_CH0_OFFSET 0x005ea580 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_DIG_CORRECTION_CH0_OFFSET 0x005ea5c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_MISC_CH0_OFFSET 0x005ea6c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_BBCLKGEN_CH0_OFFSET 0x005ea734 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_CH0_OFFSET 0x005ea740 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH0_OFFSET 0x005ea800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH0_OFFSET 0x005ea840 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH0_OFFSET 0x005ea880 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH0_OFFSET 0x005ea8c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_RO_CH0_OFFSET 0x005ea900 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_BBCLKGEN_CH0_OFFSET 0x005ea99c |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_5G_CH0_OFFSET 0x005ec000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_2G_CH1_OFFSET 0x005f0000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_2G_CH1_OFFSET 0x005f1000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_2G_CH1_OFFSET 0x005f1300 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_2G_CH1_OFFSET 0x005f2000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_2G_CH1_OFFSET 0x005f4000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_5G_CH1_OFFSET 0x005f8000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH1_OFFSET 0x005f8400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH1_OFFSET 0x005f8800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_5G_CH1_OFFSET 0x005f9000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_5G_CH1_OFFSET 0x005f9300 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_5G_CH1_OFFSET 0x005fa000 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_RBIST_TX_CH1_OFFSET 0x005fa400 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_CH1_OFFSET 0x005fa580 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_DIG_CORRECTION_CH1_OFFSET 0x005fa5c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_MISC_CH1_OFFSET 0x005fa6c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_BBCLKGEN_CH1_OFFSET 0x005fa734 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_CH1_OFFSET 0x005fa740 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH1_OFFSET 0x005fa800 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH1_OFFSET 0x005fa840 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH1_OFFSET 0x005fa880 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH1_OFFSET 0x005fa8c0 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_RO_CH1_OFFSET 0x005fa900 |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_BBCLKGEN_CH1_OFFSET 0x005fa99c |
| #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_5G_CH1_OFFSET 0x005fc000 |
| #define SEQ_WCSS_UMAC_OFFSET 0x00a00000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_OFFSET 0x00a20000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_BMH_REG_OFFSET 0x00a20000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_LCMH_REG_OFFSET 0x00a22000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_MCIBASIC_REG_OFFSET 0x00a24000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_LMH_REG_OFFSET 0x00a26000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_SMH_REG_OFFSET 0x00a28000 |
| #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_PMH_REG_OFFSET 0x00a2a000 |
| #define SEQ_WCSS_UMAC_MAC_TRACER_REG_OFFSET 0x00a30000 |
| #define SEQ_WCSS_UMAC_WBM_REG_OFFSET 0x00a34000 |
| #define SEQ_WCSS_UMAC_REO_REG_OFFSET 0x00a38000 |
| #define SEQ_WCSS_UMAC_TQM_REG_OFFSET 0x00a3c000 |
| #define SEQ_WCSS_UMAC_MAC_UMCMN_REG_OFFSET 0x00a40000 |
| #define SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET 0x00a44000 |
| #define SEQ_WCSS_UMAC_MAC_CMN_PARSER_CE_REG_OFFSET 0x00a47000 |
| #define SEQ_WCSS_WMAC0_OFFSET 0x00a80000 |
| #define SEQ_WCSS_WMAC0_MAC_PDG_REG_OFFSET 0x00a80000 |
| #define SEQ_WCSS_WMAC0_MAC_TXDMA_REG_OFFSET 0x00a83000 |
| #define SEQ_WCSS_WMAC0_MAC_RXDMA_REG_OFFSET 0x00a86000 |
| #define SEQ_WCSS_WMAC0_MAC_MCMN_REG_OFFSET 0x00a89000 |
| #define SEQ_WCSS_WMAC0_MAC_RXPCU_REG_OFFSET 0x00a8c000 |
| #define SEQ_WCSS_WMAC0_MAC_TXPCU_REG_OFFSET 0x00a8f000 |
| #define SEQ_WCSS_WMAC0_MAC_AMPI_REG_OFFSET 0x00a92000 |
| #define SEQ_WCSS_WMAC0_MAC_RXOLE_REG_OFFSET 0x00a95000 |
| #define SEQ_WCSS_WMAC0_MAC_RXOLE_PARSER_REG_OFFSET 0x00a98000 |
| #define SEQ_WCSS_WMAC0_MAC_CCE_REG_OFFSET 0x00a9b000 |
| #define SEQ_WCSS_WMAC0_MAC_TXOLE_REG_OFFSET 0x00a9e000 |
| #define SEQ_WCSS_WMAC0_MAC_TXOLE_PARSER_REG_OFFSET 0x00aa1000 |
| #define SEQ_WCSS_WMAC0_MAC_RRI_REG_OFFSET 0x00aa4000 |
| #define SEQ_WCSS_WMAC0_MAC_CRYPTO_REG_OFFSET 0x00aa7000 |
| #define SEQ_WCSS_WMAC0_MAC_HWSCH_REG_OFFSET 0x00aaa000 |
| #define SEQ_WCSS_WMAC0_MAC_MXI_REG_OFFSET 0x00ab0000 |
| #define SEQ_WCSS_WMAC0_MAC_SFM_REG_OFFSET 0x00ab3000 |
| #define SEQ_WCSS_APB_TSLV_OFFSET 0x00b40000 |
| #define SEQ_WCSS_TOP_CMN_OFFSET 0x00b50000 |
| #define SEQ_WCSS_WCMN_CORE_OFFSET 0x00b58000 |
| #define SEQ_WCSS_WFSS_PMM_OFFSET 0x00b60000 |
| #define SEQ_WCSS_PMM_TOP_OFFSET 0x00b70000 |
| #define SEQ_WCSS_DBG_OFFSET 0x00b90000 |
| #define SEQ_WCSS_DBG_WCSS_DBG_DAPROM_OFFSET 0x00b90000 |
| #define SEQ_WCSS_DBG_CSR_WCSS_DBG_CSR_OFFSET 0x00b91000 |
| #define SEQ_WCSS_DBG_TSGEN_CXTSGEN_OFFSET 0x00b92000 |
| #define SEQ_WCSS_DBG_CTIDBG_QC_CTI_32T_8CH_OFFSET 0x00b94000 |
| #define SEQ_WCSS_DBG_CTINOC_QC_CTI_8T_8CH_OFFSET 0x00b95000 |
| #define SEQ_WCSS_DBG_CTIIRQ_QC_CTI_32T_8CH_OFFSET 0x00b96000 |
| #define SEQ_WCSS_DBG_EVENT_MACEVENT_OFFSET 0x00bb0000 |
| #define SEQ_WCSS_DBG_EVENTFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00bb1000 |
| #define SEQ_WCSS_DBG_TLV_MACTLV_OFFSET 0x00bb2000 |
| #define SEQ_WCSS_DBG_TLVFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00bb3000 |
| #define SEQ_WCSS_DBG_TBUS_MACTBUS_OFFSET 0x00bb4000 |
| #define SEQ_WCSS_DBG_TBUSFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00bb5000 |
| #define SEQ_WCSS_DBG_CTIMAC_QC_CTI_12T_8CH_OFFSET 0x00bb6000 |
| #define SEQ_WCSS_DBG_WCSS_DBG_TSTMP_INJCTR_OFFSET 0x00bb8000 |
| #define SEQ_WCSS_DBG_TPDM_OFFSET 0x00bb9000 |
| #define SEQ_WCSS_DBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_SUB_OFFSET 0x00bb9280 |
| #define SEQ_WCSS_DBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_GPR_OFFSET 0x00bb9000 |
| #define SEQ_WCSS_DBG_TPDA_OFFSET 0x00bba000 |
| #define SEQ_WCSS_DBG_CXATBFUNNEL_128W8SP_OFFSET 0x00bbb000 |
| #define SEQ_WCSS_DBG_TMC_CXTMC_F128W32K_OFFSET 0x00bbc000 |
| #define SEQ_WCSS_DBG_OUTFUN_CXATBFUNNEL_128W2SP_OFFSET 0x00bbe000 |
| #define SEQ_WCSS_DBG_PHYFUN_CXATBFUNNEL_128W2SP_OFFSET 0x00bbf000 |
| #define SEQ_WCSS_DBG_OUTDMUX_ATB_DEMUX_OFFSET 0x00bc0000 |
| #define SEQ_WCSS_DBG_TRCCNTRS_OFFSET 0x00bc1000 |
| #define SEQ_WCSS_DBG_TLV_TPDM_ATB128_CMB64_OFFSET 0x00bc2000 |
| #define SEQ_WCSS_DBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00bc2280 |
| #define SEQ_WCSS_DBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00bc2000 |
| #define SEQ_WCSS_DBG_MISC_TPDM_ATB128_CMB64_OFFSET 0x00bc3000 |
| #define SEQ_WCSS_DBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00bc3280 |
| #define SEQ_WCSS_DBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00bc3000 |
| #define SEQ_WCSS_DBG_QC_TGU_APCLK_CSAE4EA8E3_OFFSET 0x00bc4000 |
| #define SEQ_WCSS_DBG_CTITGU_QC_CTI_4T_8CH_OFFSET 0x00bc5000 |
| #define SEQ_WCSS_DBG_PHYADMUX_ATB_DEMUX_OFFSET 0x00bc6000 |
| #define SEQ_WCSS_DBG_MISCFUN_CXATBFUNNEL_64W8SP_OFFSET 0x00bc8000 |
| #define SEQ_WCSS_DBG_UNOC_UMAC_NOC_OFFSET 0x00bd0000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_OFFSET 0x00be0000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_PHYA_NOC_OFFSET 0x00be0000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_FUN_CXATBFUNNEL_64W8SP_OFFSET 0x00be4000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_CTI_QC_CTI_10T_8CH_OFFSET 0x00be5000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_TRC_PHYTRC_CTRL_OFFSET 0x00be6000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_ITM_OFFSET 0x00be8000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_DWT_OFFSET 0x00be9000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_FPB_OFFSET 0x00bea000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_SCS_OFFSET 0x00beb000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_M3_ETM_OFFSET 0x00bec000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_M3CTI_QC_CTI_8T_8CH_OFFSET 0x00bed000 |
| #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_CPU0_M3_AHB_AP_OFFSET 0x00bee000 |
| #define SEQ_WCSS_DBG_BUS_TIMEOUT_OFFSET 0x00c31000 |
| #define SEQ_WCSS_RET_AHB_OFFSET 0x00c90000 |
| #define SEQ_WCSS_WAHB_TSLV_OFFSET 0x00ca0000 |
| #define SEQ_WCSS_CC_OFFSET 0x00cb0000 |
| #define SEQ_WCSS_UMAC_ACMT_OFFSET 0x00cc0000 |
| |
| #ifdef DEF_RPROC |
| #define SEQ_WCSS_Q6SS_PUBCSR_OFFSET 0x0cd00000 |
| #define SEQ_WCSS_Q6SS_PUBCSR_QDSP6SS_PUB_OFFSET 0x0cd00000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_OFFSET 0x0cd80000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_CSR_OFFSET 0x0cd80000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_OFFSET 0x0cd90000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_QTMR_AC_OFFSET 0x0cda0000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QTMR_F0_OFFSET 0x0cda1000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QTMR_F1_OFFSET 0x0cda2000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QTMR_F2_OFFSET 0x0cda3000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_OFFSET 0x0cdb0000 |
| #else |
| #define SEQ_WCSS_Q6SS_PUBCSR_OFFSET 0x00d00000 |
| #define SEQ_WCSS_Q6SS_PUBCSR_QDSP6SS_PUB_OFFSET 0x00d00000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_OFFSET 0x00d80000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_CSR_OFFSET 0x00d80000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_OFFSET 0x00d90000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_QTMR_AC_OFFSET 0x00da0000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QTMR_F0_OFFSET 0x00da1000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QTMR_F1_OFFSET 0x00da2000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QTMR_F2_OFFSET 0x00da3000 |
| #define SEQ_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_OFFSET 0x00db0000 |
| #endif |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block wfax_top |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_WFAX_TOP_WFAX_PCSS_PDMEM_REG_MAP_OFFSET 0x00000000 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_REG_MAP_OFFSET 0x00080000 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC0_REG_MAP_OFFSET 0x00080400 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC1_REG_MAP_OFFSET 0x00080800 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC2_REG_MAP_OFFSET 0x00080c00 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC3_REG_MAP_OFFSET 0x00081000 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC4_REG_MAP_OFFSET 0x00081400 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_DUAL_TIMER_REG_MAP_OFFSET 0x00081800 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_WATCHDOG_REG_MAP_OFFSET 0x00081c00 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_XDMAC5_REG_MAP_OFFSET 0x00082c00 |
| #define SEQ_WFAX_TOP_WFAX_PCSS_XDMAC6_REG_MAP_OFFSET 0x00083000 |
| #define SEQ_WFAX_TOP_WFAX_NOC_REG_MAP_OFFSET 0x00088000 |
| #define SEQ_WFAX_TOP_WFAX_TXFD_REG_MAP_OFFSET 0x00090000 |
| #define SEQ_WFAX_TOP_WFAX_RXTD_REG_MAP_OFFSET 0x000a0000 |
| #define SEQ_WFAX_TOP_WFAX_TXTD_REG_MAP_OFFSET 0x000b0000 |
| #define SEQ_WFAX_TOP_WFAX_TXBF_REG_MAP_OFFSET 0x000c0000 |
| #define SEQ_WFAX_TOP_WFAX_DEMFRONT_0_REG_MAP_OFFSET 0x00100000 |
| #define SEQ_WFAX_TOP_WFAX_PHYRF_REG_MAP_OFFSET 0x00180000 |
| #define SEQ_WFAX_TOP_WFAX_ROBE_REG_MAP_OFFSET 0x001b0000 |
| #define SEQ_WFAX_TOP_WFAX_DEMFRONT_1_REG_MAP_OFFSET 0x00200000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_OFFSET 0x002c0000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_OFFSET 0x002c0000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_AO_SYSCTRL_OFFSET 0x002cf000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_AO_TLMM_OFFSET 0x002cf400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_AO_OVERRIDE_REG_OFFSET 0x002cf800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_AON_1P8_REG_OFFSET 0x002cfc00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_HZ_TLMM_OFFSET 0x002c0000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_HZ_TRC_OFFSET 0x002c0200 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_HZ_COEX_LTE_REG_OFFSET 0x002c5000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_PMU_OFFSET 0x002d1000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_OFFSET 0x002c7000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_BT_SECURITY_CONTROL_CORE_OFFSET 0x002c9b00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_RAW_FUSE_OFFSET 0x002c7000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_CORR_FUSE_OFFSET 0x002cb000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_OFFSET 0x002d4000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_OFFSET 0x002d4000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_XFEM_OFFSET 0x002d4240 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_COEX_OFFSET 0x002d42c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_RFFE_M_OFFSET 0x002d4300 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_SHD_OTP_OFFSET 0x002d4400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_OTP_OFFSET 0x002d4480 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_CLKGEN_OFFSET 0x002d4800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_BTFMPLL_OFFSET 0x002d4c00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_BBPLL_OFFSET 0x002d5000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_TOP_CLKGEN_OFFSET 0x002d5400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x002d6000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x002d6040 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x002d6100 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x002d6140 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x002d6180 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x002d61c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x002d6280 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_BS_OFFSET 0x002d6800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_CLBS_OFFSET 0x002d6840 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_BIST_OFFSET 0x002d6900 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_PC_OFFSET 0x002d6940 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_KVCO_OFFSET 0x002d6980 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_AC_OFFSET 0x002d69c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH1_LO_OFFSET 0x002d6a80 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_BS_OFFSET 0x002d7000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_CLBS_OFFSET 0x002d7040 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_BIST_OFFSET 0x002d7100 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_PC_OFFSET 0x002d7140 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_KVCO_OFFSET 0x002d7180 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_AC_OFFSET 0x002d71c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH2_LO_OFFSET 0x002d7280 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x002d7c00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_OFFSET 0x002dc000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_MTOP_OFFSET 0x002dc000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_TXBB_OFFSET 0x002dc800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_TXFE_CH0_OFFSET 0x002dcc00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_TXFE_CH1_OFFSET 0x002dd000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RBIST_TX_BAREBONE_OFFSET 0x002de800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_DAC_OFFSET 0x002de980 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_DAC_DIG_CORRECTION_OFFSET 0x002de9c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_DAC_MISC_OFFSET 0x002deac0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXBB_CH0_OFFSET 0x002dec00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXBB_CH1_OFFSET 0x002dee00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXFE_CH0_OFFSET 0x002df000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_RXFE_CH1_OFFSET 0x002df200 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_BS_OFFSET 0x002dfc00 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_BIST_OFFSET 0x002dfc40 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_PC_OFFSET 0x002dfc80 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_BT_BT_SYNTH_AC_OFFSET 0x002dfcc0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_OFFSET 0x002e0000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_2G_CH0_OFFSET 0x002e0000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_2G_CH0_OFFSET 0x002e1000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_2G_CH0_OFFSET 0x002e1300 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_2G_CH0_OFFSET 0x002e2000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_2G_CH0_OFFSET 0x002e4000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_5G_CH0_OFFSET 0x002e8000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH0_OFFSET 0x002e8400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH0_OFFSET 0x002e8800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_5G_CH0_OFFSET 0x002e9000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_5G_CH0_OFFSET 0x002e9300 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_5G_CH0_OFFSET 0x002ea000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_RBIST_TX_CH0_OFFSET 0x002ea400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_CH0_OFFSET 0x002ea580 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_DIG_CORRECTION_CH0_OFFSET 0x002ea5c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_MISC_CH0_OFFSET 0x002ea6c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_BBCLKGEN_CH0_OFFSET 0x002ea734 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_CH0_OFFSET 0x002ea740 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH0_OFFSET 0x002ea800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH0_OFFSET 0x002ea840 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH0_OFFSET 0x002ea880 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH0_OFFSET 0x002ea8c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_RO_CH0_OFFSET 0x002ea900 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_BBCLKGEN_CH0_OFFSET 0x002ea99c |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_5G_CH0_OFFSET 0x002ec000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_2G_CH1_OFFSET 0x002f0000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_2G_CH1_OFFSET 0x002f1000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_2G_CH1_OFFSET 0x002f1300 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_2G_CH1_OFFSET 0x002f2000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_2G_CH1_OFFSET 0x002f4000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_5G_CH1_OFFSET 0x002f8000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH1_OFFSET 0x002f8400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH1_OFFSET 0x002f8800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_5G_CH1_OFFSET 0x002f9000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_5G_CH1_OFFSET 0x002f9300 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_5G_CH1_OFFSET 0x002fa000 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_RBIST_TX_CH1_OFFSET 0x002fa400 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_CH1_OFFSET 0x002fa580 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_DIG_CORRECTION_CH1_OFFSET 0x002fa5c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_MISC_CH1_OFFSET 0x002fa6c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_DAC_BBCLKGEN_CH1_OFFSET 0x002fa734 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_CH1_OFFSET 0x002fa740 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH1_OFFSET 0x002fa800 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH1_OFFSET 0x002fa840 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH1_OFFSET 0x002fa880 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH1_OFFSET 0x002fa8c0 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_POSTPROC_RO_CH1_OFFSET 0x002fa900 |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_ADC_BBCLKGEN_CH1_OFFSET 0x002fa99c |
| #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_5G_CH1_OFFSET 0x002fc000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block rfa_from_wsi |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_OFFSET 0x00000000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_AO_SYSCTRL_OFFSET 0x0000f000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_AO_TLMM_OFFSET 0x0000f400 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_AO_OVERRIDE_REG_OFFSET 0x0000f800 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_AON_1P8_REG_OFFSET 0x0000fc00 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_HZ_TLMM_OFFSET 0x00000000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_HZ_TRC_OFFSET 0x00000200 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_HZ_COEX_LTE_REG_OFFSET 0x00005000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_PMU_OFFSET 0x00011000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_BT_SECURITY_CONTROL_OFFSET 0x00007000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_BT_SECURITY_CONTROL_BT_SECURITY_CONTROL_CORE_OFFSET 0x00009b00 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_RAW_FUSE_OFFSET 0x00007000 |
| #define SEQ_RFA_FROM_WSI_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_CORR_FUSE_OFFSET 0x0000b000 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_OFFSET 0x00014000 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_AON_OFFSET 0x00014000 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_AON_XFEM_OFFSET 0x00014240 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_AON_COEX_OFFSET 0x000142c0 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_RFFE_M_OFFSET 0x00014300 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_RFA_SHD_OTP_OFFSET 0x00014400 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_RFA_OTP_OFFSET 0x00014480 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_CLKGEN_OFFSET 0x00014800 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_BTFMPLL_OFFSET 0x00014c00 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_BBPLL_OFFSET 0x00015000 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_TOP_CLKGEN_OFFSET 0x00015400 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x00016000 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x00016040 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x00016100 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x00016140 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x00016180 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x000161c0 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x00016280 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_BS_OFFSET 0x00016800 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_CLBS_OFFSET 0x00016840 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_BIST_OFFSET 0x00016900 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_PC_OFFSET 0x00016940 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_KVCO_OFFSET 0x00016980 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_AC_OFFSET 0x000169c0 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH1_LO_OFFSET 0x00016a80 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_BS_OFFSET 0x00017000 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_CLBS_OFFSET 0x00017040 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_BIST_OFFSET 0x00017100 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_PC_OFFSET 0x00017140 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_KVCO_OFFSET 0x00017180 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_AC_OFFSET 0x000171c0 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH2_LO_OFFSET 0x00017280 |
| #define SEQ_RFA_FROM_WSI_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x00017c00 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_OFFSET 0x0001c000 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_MTOP_OFFSET 0x0001c000 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_TXBB_OFFSET 0x0001c800 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_TXFE_CH0_OFFSET 0x0001cc00 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_TXFE_CH1_OFFSET 0x0001d000 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_RBIST_TX_BAREBONE_OFFSET 0x0001e800 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_DAC_OFFSET 0x0001e980 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_DAC_DIG_CORRECTION_OFFSET 0x0001e9c0 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_DAC_MISC_OFFSET 0x0001eac0 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_RXBB_CH0_OFFSET 0x0001ec00 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_RXBB_CH1_OFFSET 0x0001ee00 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_RXFE_CH0_OFFSET 0x0001f000 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_RXFE_CH1_OFFSET 0x0001f200 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_SYNTH_BS_OFFSET 0x0001fc00 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_SYNTH_BIST_OFFSET 0x0001fc40 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_SYNTH_PC_OFFSET 0x0001fc80 |
| #define SEQ_RFA_FROM_WSI_RFA_BT_BT_SYNTH_AC_OFFSET 0x0001fcc0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_OFFSET 0x00020000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MC_2G_CH0_OFFSET 0x00020000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXFE_2G_CH0_OFFSET 0x00021000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXFE_2G_CH0_OFFSET 0x00021300 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TPC_2G_CH0_OFFSET 0x00022000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MEM_2G_CH0_OFFSET 0x00024000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MC_5G_CH0_OFFSET 0x00028000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXBB_CH0_OFFSET 0x00028400 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXBB_CH0_OFFSET 0x00028800 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXFE_5G_CH0_OFFSET 0x00029000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXFE_5G_CH0_OFFSET 0x00029300 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TPC_5G_CH0_OFFSET 0x0002a000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_RBIST_TX_CH0_OFFSET 0x0002a400 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_CH0_OFFSET 0x0002a580 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_DIG_CORRECTION_CH0_OFFSET 0x0002a5c0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_MISC_CH0_OFFSET 0x0002a6c0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_BBCLKGEN_CH0_OFFSET 0x0002a734 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_CH0_OFFSET 0x0002a740 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH0_OFFSET 0x0002a800 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH0_OFFSET 0x0002a840 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH0_OFFSET 0x0002a880 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH0_OFFSET 0x0002a8c0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_RO_CH0_OFFSET 0x0002a900 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_BBCLKGEN_CH0_OFFSET 0x0002a99c |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MEM_5G_CH0_OFFSET 0x0002c000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MC_2G_CH1_OFFSET 0x00030000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXFE_2G_CH1_OFFSET 0x00031000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXFE_2G_CH1_OFFSET 0x00031300 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TPC_2G_CH1_OFFSET 0x00032000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MEM_2G_CH1_OFFSET 0x00034000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MC_5G_CH1_OFFSET 0x00038000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXBB_CH1_OFFSET 0x00038400 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXBB_CH1_OFFSET 0x00038800 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXFE_5G_CH1_OFFSET 0x00039000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXFE_5G_CH1_OFFSET 0x00039300 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TPC_5G_CH1_OFFSET 0x0003a000 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_RBIST_TX_CH1_OFFSET 0x0003a400 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_CH1_OFFSET 0x0003a580 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_DIG_CORRECTION_CH1_OFFSET 0x0003a5c0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_MISC_CH1_OFFSET 0x0003a6c0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_DAC_BBCLKGEN_CH1_OFFSET 0x0003a734 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_CH1_OFFSET 0x0003a740 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH1_OFFSET 0x0003a800 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH1_OFFSET 0x0003a840 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH1_OFFSET 0x0003a880 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH1_OFFSET 0x0003a8c0 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_POSTPROC_RO_CH1_OFFSET 0x0003a900 |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_ADC_BBCLKGEN_CH1_OFFSET 0x0003a99c |
| #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MEM_5G_CH1_OFFSET 0x0003c000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block rfa_soc |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_RFA_SOC_AO_SYSCTRL_OFFSET 0x0000f000 |
| #define SEQ_RFA_SOC_AO_TLMM_OFFSET 0x0000f400 |
| #define SEQ_RFA_SOC_AO_OVERRIDE_REG_OFFSET 0x0000f800 |
| #define SEQ_RFA_SOC_AON_1P8_REG_OFFSET 0x0000fc00 |
| #define SEQ_RFA_SOC_HZ_TLMM_OFFSET 0x00000000 |
| #define SEQ_RFA_SOC_HZ_TRC_OFFSET 0x00000200 |
| #define SEQ_RFA_SOC_HZ_COEX_LTE_REG_OFFSET 0x00005000 |
| #define SEQ_RFA_SOC_PMU_OFFSET 0x00011000 |
| #define SEQ_RFA_SOC_BT_SECURITY_CONTROL_OFFSET 0x00007000 |
| #define SEQ_RFA_SOC_BT_SECURITY_CONTROL_BT_SECURITY_CONTROL_CORE_OFFSET 0x00009b00 |
| #define SEQ_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_RAW_FUSE_OFFSET 0x00007000 |
| #define SEQ_RFA_SOC_BT_SECURITY_CONTROL_BT_QFPROM_CORR_FUSE_OFFSET 0x0000b000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block security_control_bt |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_SECURITY_CONTROL_BT_BT_SECURITY_CONTROL_CORE_OFFSET 0x00002b00 |
| #define SEQ_SECURITY_CONTROL_BT_BT_QFPROM_RAW_FUSE_OFFSET 0x00000000 |
| #define SEQ_SECURITY_CONTROL_BT_BT_QFPROM_CORR_FUSE_OFFSET 0x00004000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block rfa_cmn |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_RFA_CMN_AON_OFFSET 0x00000000 |
| #define SEQ_RFA_CMN_AON_XFEM_OFFSET 0x00000240 |
| #define SEQ_RFA_CMN_AON_COEX_OFFSET 0x000002c0 |
| #define SEQ_RFA_CMN_RFFE_M_OFFSET 0x00000300 |
| #define SEQ_RFA_CMN_RFA_SHD_OTP_OFFSET 0x00000400 |
| #define SEQ_RFA_CMN_RFA_OTP_OFFSET 0x00000480 |
| #define SEQ_RFA_CMN_CLKGEN_OFFSET 0x00000800 |
| #define SEQ_RFA_CMN_BTFMPLL_OFFSET 0x00000c00 |
| #define SEQ_RFA_CMN_BBPLL_OFFSET 0x00001000 |
| #define SEQ_RFA_CMN_WL_TOP_CLKGEN_OFFSET 0x00001400 |
| #define SEQ_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x00002000 |
| #define SEQ_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x00002040 |
| #define SEQ_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x00002100 |
| #define SEQ_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x00002140 |
| #define SEQ_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x00002180 |
| #define SEQ_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x000021c0 |
| #define SEQ_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x00002280 |
| #define SEQ_RFA_CMN_WL_SYNTH1_BS_OFFSET 0x00002800 |
| #define SEQ_RFA_CMN_WL_SYNTH1_CLBS_OFFSET 0x00002840 |
| #define SEQ_RFA_CMN_WL_SYNTH1_BIST_OFFSET 0x00002900 |
| #define SEQ_RFA_CMN_WL_SYNTH1_PC_OFFSET 0x00002940 |
| #define SEQ_RFA_CMN_WL_SYNTH1_KVCO_OFFSET 0x00002980 |
| #define SEQ_RFA_CMN_WL_SYNTH1_AC_OFFSET 0x000029c0 |
| #define SEQ_RFA_CMN_WL_SYNTH1_LO_OFFSET 0x00002a80 |
| #define SEQ_RFA_CMN_WL_SYNTH2_BS_OFFSET 0x00003000 |
| #define SEQ_RFA_CMN_WL_SYNTH2_CLBS_OFFSET 0x00003040 |
| #define SEQ_RFA_CMN_WL_SYNTH2_BIST_OFFSET 0x00003100 |
| #define SEQ_RFA_CMN_WL_SYNTH2_PC_OFFSET 0x00003140 |
| #define SEQ_RFA_CMN_WL_SYNTH2_KVCO_OFFSET 0x00003180 |
| #define SEQ_RFA_CMN_WL_SYNTH2_AC_OFFSET 0x000031c0 |
| #define SEQ_RFA_CMN_WL_SYNTH2_LO_OFFSET 0x00003280 |
| #define SEQ_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x00003c00 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block rfa_bt |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_RFA_BT_BT_MTOP_OFFSET 0x00000000 |
| #define SEQ_RFA_BT_BT_TXBB_OFFSET 0x00000800 |
| #define SEQ_RFA_BT_BT_TXFE_CH0_OFFSET 0x00000c00 |
| #define SEQ_RFA_BT_BT_TXFE_CH1_OFFSET 0x00001000 |
| #define SEQ_RFA_BT_BT_RBIST_TX_BAREBONE_OFFSET 0x00002800 |
| #define SEQ_RFA_BT_BT_DAC_OFFSET 0x00002980 |
| #define SEQ_RFA_BT_BT_DAC_DIG_CORRECTION_OFFSET 0x000029c0 |
| #define SEQ_RFA_BT_BT_DAC_MISC_OFFSET 0x00002ac0 |
| #define SEQ_RFA_BT_BT_RXBB_CH0_OFFSET 0x00002c00 |
| #define SEQ_RFA_BT_BT_RXBB_CH1_OFFSET 0x00002e00 |
| #define SEQ_RFA_BT_BT_RXFE_CH0_OFFSET 0x00003000 |
| #define SEQ_RFA_BT_BT_RXFE_CH1_OFFSET 0x00003200 |
| #define SEQ_RFA_BT_BT_SYNTH_BS_OFFSET 0x00003c00 |
| #define SEQ_RFA_BT_BT_SYNTH_BIST_OFFSET 0x00003c40 |
| #define SEQ_RFA_BT_BT_SYNTH_PC_OFFSET 0x00003c80 |
| #define SEQ_RFA_BT_BT_SYNTH_AC_OFFSET 0x00003cc0 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block rfa_wl |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_RFA_WL_WL_MC_2G_CH0_OFFSET 0x00000000 |
| #define SEQ_RFA_WL_WL_RXFE_2G_CH0_OFFSET 0x00001000 |
| #define SEQ_RFA_WL_WL_TXFE_2G_CH0_OFFSET 0x00001300 |
| #define SEQ_RFA_WL_WL_TPC_2G_CH0_OFFSET 0x00002000 |
| #define SEQ_RFA_WL_WL_MEM_2G_CH0_OFFSET 0x00004000 |
| #define SEQ_RFA_WL_WL_MC_5G_CH0_OFFSET 0x00008000 |
| #define SEQ_RFA_WL_WL_RXBB_CH0_OFFSET 0x00008400 |
| #define SEQ_RFA_WL_WL_TXBB_CH0_OFFSET 0x00008800 |
| #define SEQ_RFA_WL_WL_RXFE_5G_CH0_OFFSET 0x00009000 |
| #define SEQ_RFA_WL_WL_TXFE_5G_CH0_OFFSET 0x00009300 |
| #define SEQ_RFA_WL_WL_TPC_5G_CH0_OFFSET 0x0000a000 |
| #define SEQ_RFA_WL_RBIST_TX_CH0_OFFSET 0x0000a400 |
| #define SEQ_RFA_WL_WL_DAC_CH0_OFFSET 0x0000a580 |
| #define SEQ_RFA_WL_WL_DAC_DIG_CORRECTION_CH0_OFFSET 0x0000a5c0 |
| #define SEQ_RFA_WL_WL_DAC_MISC_CH0_OFFSET 0x0000a6c0 |
| #define SEQ_RFA_WL_WL_DAC_BBCLKGEN_CH0_OFFSET 0x0000a734 |
| #define SEQ_RFA_WL_WL_ADC_CH0_OFFSET 0x0000a740 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH0_OFFSET 0x0000a800 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH0_OFFSET 0x0000a840 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH0_OFFSET 0x0000a880 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH0_OFFSET 0x0000a8c0 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_RO_CH0_OFFSET 0x0000a900 |
| #define SEQ_RFA_WL_WL_ADC_BBCLKGEN_CH0_OFFSET 0x0000a99c |
| #define SEQ_RFA_WL_WL_MEM_5G_CH0_OFFSET 0x0000c000 |
| #define SEQ_RFA_WL_WL_MC_2G_CH1_OFFSET 0x00010000 |
| #define SEQ_RFA_WL_WL_RXFE_2G_CH1_OFFSET 0x00011000 |
| #define SEQ_RFA_WL_WL_TXFE_2G_CH1_OFFSET 0x00011300 |
| #define SEQ_RFA_WL_WL_TPC_2G_CH1_OFFSET 0x00012000 |
| #define SEQ_RFA_WL_WL_MEM_2G_CH1_OFFSET 0x00014000 |
| #define SEQ_RFA_WL_WL_MC_5G_CH1_OFFSET 0x00018000 |
| #define SEQ_RFA_WL_WL_RXBB_CH1_OFFSET 0x00018400 |
| #define SEQ_RFA_WL_WL_TXBB_CH1_OFFSET 0x00018800 |
| #define SEQ_RFA_WL_WL_RXFE_5G_CH1_OFFSET 0x00019000 |
| #define SEQ_RFA_WL_WL_TXFE_5G_CH1_OFFSET 0x00019300 |
| #define SEQ_RFA_WL_WL_TPC_5G_CH1_OFFSET 0x0001a000 |
| #define SEQ_RFA_WL_RBIST_TX_CH1_OFFSET 0x0001a400 |
| #define SEQ_RFA_WL_WL_DAC_CH1_OFFSET 0x0001a580 |
| #define SEQ_RFA_WL_WL_DAC_DIG_CORRECTION_CH1_OFFSET 0x0001a5c0 |
| #define SEQ_RFA_WL_WL_DAC_MISC_CH1_OFFSET 0x0001a6c0 |
| #define SEQ_RFA_WL_WL_DAC_BBCLKGEN_CH1_OFFSET 0x0001a734 |
| #define SEQ_RFA_WL_WL_ADC_CH1_OFFSET 0x0001a740 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_I_EVEN_CH1_OFFSET 0x0001a800 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_I_ODD_CH1_OFFSET 0x0001a840 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_Q_EVEN_CH1_OFFSET 0x0001a880 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_Q_ODD_CH1_OFFSET 0x0001a8c0 |
| #define SEQ_RFA_WL_WL_ADC_POSTPROC_RO_CH1_OFFSET 0x0001a900 |
| #define SEQ_RFA_WL_WL_ADC_BBCLKGEN_CH1_OFFSET 0x0001a99c |
| #define SEQ_RFA_WL_WL_MEM_5G_CH1_OFFSET 0x0001c000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block umac_top_reg |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_OFFSET 0x00020000 |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_BMH_REG_OFFSET 0x00020000 |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_LCMH_REG_OFFSET 0x00022000 |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_MCIBASIC_REG_OFFSET 0x00024000 |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_LMH_REG_OFFSET 0x00026000 |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_SMH_REG_OFFSET 0x00028000 |
| #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_PMH_REG_OFFSET 0x0002a000 |
| #define SEQ_UMAC_TOP_REG_MAC_TRACER_REG_OFFSET 0x00030000 |
| #define SEQ_UMAC_TOP_REG_WBM_REG_OFFSET 0x00034000 |
| #define SEQ_UMAC_TOP_REG_REO_REG_OFFSET 0x00038000 |
| #define SEQ_UMAC_TOP_REG_TQM_REG_OFFSET 0x0003c000 |
| #define SEQ_UMAC_TOP_REG_MAC_UMCMN_REG_OFFSET 0x00040000 |
| #define SEQ_UMAC_TOP_REG_MAC_TCL_REG_OFFSET 0x00044000 |
| #define SEQ_UMAC_TOP_REG_MAC_CMN_PARSER_CE_REG_OFFSET 0x00047000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block cxc_top_reg |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_CXC_TOP_REG_CXC_BMH_REG_OFFSET 0x00000000 |
| #define SEQ_CXC_TOP_REG_CXC_LCMH_REG_OFFSET 0x00002000 |
| #define SEQ_CXC_TOP_REG_CXC_MCIBASIC_REG_OFFSET 0x00004000 |
| #define SEQ_CXC_TOP_REG_CXC_LMH_REG_OFFSET 0x00006000 |
| #define SEQ_CXC_TOP_REG_CXC_SMH_REG_OFFSET 0x00008000 |
| #define SEQ_CXC_TOP_REG_CXC_PMH_REG_OFFSET 0x0000a000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block wmac_top_reg |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_WMAC_TOP_REG_MAC_PDG_REG_OFFSET 0x00000000 |
| #define SEQ_WMAC_TOP_REG_MAC_TXDMA_REG_OFFSET 0x00003000 |
| #define SEQ_WMAC_TOP_REG_MAC_RXDMA_REG_OFFSET 0x00006000 |
| #define SEQ_WMAC_TOP_REG_MAC_MCMN_REG_OFFSET 0x00009000 |
| #define SEQ_WMAC_TOP_REG_MAC_RXPCU_REG_OFFSET 0x0000c000 |
| #define SEQ_WMAC_TOP_REG_MAC_TXPCU_REG_OFFSET 0x0000f000 |
| #define SEQ_WMAC_TOP_REG_MAC_AMPI_REG_OFFSET 0x00012000 |
| #define SEQ_WMAC_TOP_REG_MAC_RXOLE_REG_OFFSET 0x00015000 |
| #define SEQ_WMAC_TOP_REG_MAC_RXOLE_PARSER_REG_OFFSET 0x00018000 |
| #define SEQ_WMAC_TOP_REG_MAC_CCE_REG_OFFSET 0x0001b000 |
| #define SEQ_WMAC_TOP_REG_MAC_TXOLE_REG_OFFSET 0x0001e000 |
| #define SEQ_WMAC_TOP_REG_MAC_TXOLE_PARSER_REG_OFFSET 0x00021000 |
| #define SEQ_WMAC_TOP_REG_MAC_RRI_REG_OFFSET 0x00024000 |
| #define SEQ_WMAC_TOP_REG_MAC_CRYPTO_REG_OFFSET 0x00027000 |
| #define SEQ_WMAC_TOP_REG_MAC_HWSCH_REG_OFFSET 0x0002a000 |
| #define SEQ_WMAC_TOP_REG_MAC_MXI_REG_OFFSET 0x00030000 |
| #define SEQ_WMAC_TOP_REG_MAC_SFM_REG_OFFSET 0x00033000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block wcssdbg |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_WCSSDBG_WCSS_DBG_DAPROM_OFFSET 0x00000000 |
| #define SEQ_WCSSDBG_CSR_WCSS_DBG_CSR_OFFSET 0x00001000 |
| #define SEQ_WCSSDBG_TSGEN_CXTSGEN_OFFSET 0x00002000 |
| #define SEQ_WCSSDBG_CTIDBG_QC_CTI_32T_8CH_OFFSET 0x00004000 |
| #define SEQ_WCSSDBG_CTINOC_QC_CTI_8T_8CH_OFFSET 0x00005000 |
| #define SEQ_WCSSDBG_CTIIRQ_QC_CTI_32T_8CH_OFFSET 0x00006000 |
| #define SEQ_WCSSDBG_EVENT_MACEVENT_OFFSET 0x00020000 |
| #define SEQ_WCSSDBG_EVENTFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00021000 |
| #define SEQ_WCSSDBG_TLV_MACTLV_OFFSET 0x00022000 |
| #define SEQ_WCSSDBG_TLVFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00023000 |
| #define SEQ_WCSSDBG_TBUS_MACTBUS_OFFSET 0x00024000 |
| #define SEQ_WCSSDBG_TBUSFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00025000 |
| #define SEQ_WCSSDBG_CTIMAC_QC_CTI_12T_8CH_OFFSET 0x00026000 |
| #define SEQ_WCSSDBG_WCSS_DBG_TSTMP_INJCTR_OFFSET 0x00028000 |
| #define SEQ_WCSSDBG_TPDM_OFFSET 0x00029000 |
| #define SEQ_WCSSDBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_SUB_OFFSET 0x00029280 |
| #define SEQ_WCSSDBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_GPR_OFFSET 0x00029000 |
| #define SEQ_WCSSDBG_TPDA_OFFSET 0x0002a000 |
| #define SEQ_WCSSDBG_CXATBFUNNEL_128W8SP_OFFSET 0x0002b000 |
| #define SEQ_WCSSDBG_TMC_CXTMC_F128W32K_OFFSET 0x0002c000 |
| #define SEQ_WCSSDBG_OUTFUN_CXATBFUNNEL_128W2SP_OFFSET 0x0002e000 |
| #define SEQ_WCSSDBG_PHYFUN_CXATBFUNNEL_128W2SP_OFFSET 0x0002f000 |
| #define SEQ_WCSSDBG_OUTDMUX_ATB_DEMUX_OFFSET 0x00030000 |
| #define SEQ_WCSSDBG_TRCCNTRS_OFFSET 0x00031000 |
| #define SEQ_WCSSDBG_TLV_TPDM_ATB128_CMB64_OFFSET 0x00032000 |
| #define SEQ_WCSSDBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00032280 |
| #define SEQ_WCSSDBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00032000 |
| #define SEQ_WCSSDBG_MISC_TPDM_ATB128_CMB64_OFFSET 0x00033000 |
| #define SEQ_WCSSDBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00033280 |
| #define SEQ_WCSSDBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00033000 |
| #define SEQ_WCSSDBG_QC_TGU_APCLK_CSAE4EA8E3_OFFSET 0x00034000 |
| #define SEQ_WCSSDBG_CTITGU_QC_CTI_4T_8CH_OFFSET 0x00035000 |
| #define SEQ_WCSSDBG_PHYADMUX_ATB_DEMUX_OFFSET 0x00036000 |
| #define SEQ_WCSSDBG_MISCFUN_CXATBFUNNEL_64W8SP_OFFSET 0x00038000 |
| #define SEQ_WCSSDBG_UNOC_UMAC_NOC_OFFSET 0x00040000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_OFFSET 0x00050000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_PHYA_NOC_OFFSET 0x00050000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_FUN_CXATBFUNNEL_64W8SP_OFFSET 0x00054000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_CTI_QC_CTI_10T_8CH_OFFSET 0x00055000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_TRC_PHYTRC_CTRL_OFFSET 0x00056000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_ITM_OFFSET 0x00058000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_DWT_OFFSET 0x00059000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_FPB_OFFSET 0x0005a000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_SCS_OFFSET 0x0005b000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_M3_ETM_OFFSET 0x0005c000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_M3CTI_QC_CTI_8T_8CH_OFFSET 0x0005d000 |
| #define SEQ_WCSSDBG_PHYA_PHYA_DBG_CPU0_M3_AHB_AP_OFFSET 0x0005e000 |
| #define SEQ_WCSSDBG_BUS_TIMEOUT_OFFSET 0x000a1000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block tpdm_atb64_cmb40_dsb256_csbe6c04f7 |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_SUB_OFFSET 0x00000280 |
| #define SEQ_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_GPR_OFFSET 0x00000000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block tpdm_atb128_cmb64 |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00000280 |
| #define SEQ_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00000000 |
| |
| |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| // Instance Relative Offsets from Block phya_dbg |
| /////////////////////////////////////////////////////////////////////////////////////////////// |
| |
| #define SEQ_PHYA_DBG_PHYA_NOC_OFFSET 0x00000000 |
| #define SEQ_PHYA_DBG_FUN_CXATBFUNNEL_64W8SP_OFFSET 0x00004000 |
| #define SEQ_PHYA_DBG_CTI_QC_CTI_10T_8CH_OFFSET 0x00005000 |
| #define SEQ_PHYA_DBG_TRC_PHYTRC_CTRL_OFFSET 0x00006000 |
| #define SEQ_PHYA_DBG_ITM_OFFSET 0x00008000 |
| #define SEQ_PHYA_DBG_DWT_OFFSET 0x00009000 |
| #define SEQ_PHYA_DBG_FPB_OFFSET 0x0000a000 |
| #define SEQ_PHYA_DBG_SCS_OFFSET 0x0000b000 |
| #define SEQ_PHYA_DBG_M3_ETM_OFFSET 0x0000c000 |
| #define SEQ_PHYA_DBG_M3CTI_QC_CTI_8T_8CH_OFFSET 0x0000d000 |
| #define SEQ_PHYA_DBG_CPU0_M3_AHB_AP_OFFSET 0x0000e000 |
| |
| |
| #endif |
| |